IEC 62530:2021
Current
The latest, up-to-date edition.
SystemVerilog - Unified Hardware Design, Specification, and Verification Language
Hardcopy , PDF , PDF 3 Users , PDF 5 Users , PDF 9 Users
English
26-07-2021
IEC 62530:2021(E) provides the definition of the language syntax and semantics for the IEEE 1800 SystemVerilog language, which is a unified hardware design, specification, and verification language. The standard includes support for behavioral, register transfer level (RTL), and gate-level hardware descriptions; testbench, coverage, assertion, object-oriented, and constrained random constructs; and also provides application programming interfaces (APIs) to foreign programming languages.
This edition corrects errors and clarifies aspects of the language definition in IEEE Std 1800-2012.1 This revision also provides enhanced features that ease design, improve verification, and enhance cross-language interactions.
This publication has the status of a double logo IEEE/IEC standard.
DocumentType |
Standard
|
Pages |
1315
|
PublisherName |
International Electrotechnical Committee
|
Status |
Current
|
Supersedes |
Standards | Relationship |
NEN-IEC 62530:2021 | Identical |
Access your standards online with a subscription
Features
-
Simple online access to standards, technical information and regulations.
-
Critical updates of standards and customisable alerts and notifications.
-
Multi-user online standards collection: secure, flexible and cost effective.