• Shopping Cart
    There are no items in your cart

JEDEC JESD 51-3:1996

Current

Current

The latest, up-to-date edition.

LOW EFFECTIVE THERMAL CONDUCTIVITY TEST BOARD FOR LEADED SURFACE MOUNT PACKAGES:

Published date

01-08-1996

Sorry this product is not available in your region.

This standard describes design requirements for a single layer, leaded surface mount integrated circuit package thermal test board.

DocumentType
Standard
PublisherName
JEDEC Solid State Technology Association
Status
Current

DSCC V62/09629B:2023 MICROCIRCUIT, DIGITAL, FIXED POINT DIGITAL SIGNAL PROCESSOR, MONOLITHIC SILICON
DSCC V62/13628 : A MICROCIRCUIT, DIGITAL, MIXED SIGNAL MICRCONTROLLER, MONOLITHIC SILICON
DSCC V62/13628B:2025 MICROCIRCUIT, DIGITAL, MIXED SIGNAL MICRCONTROLLER, MONOLITHIC SILICON

Access your standards online with a subscription

  • Simple online access to standards, technical information and regulations.

  • Critical updates of standards and customisable alerts and notifications.

  • Multi-user online standards collection: secure, flexible and cost effective.

Sorry this product is not available in your region.